## EGEC281 - FALL 2024

# LAB 1 DESIGN AND SIMULATE GATES

## Designing with VHDL Experiment 1A, and 1B

Rakesh Mahto, Ph.D.

Office: E 314, California State University, Fullerton Office Hour: Monday and Wednesday 2:00 - 3:30 pm

Or by appointment

Zoom Meeting ID: 894 4126 5483 Email: ramahto@fullerton.edu Phone No: 657-278-7274

#### LEARNING OBJECTIVES

- × Implement logic gates.
- Implement logic design's based on DeMorgan's Law.
- Simulate your design to verify it works
- Introduction to ISE, and basic VHDL

#### VHDL CODE INTRO

- VHDL designs have three parts: library, entity declaration, architecture declaration.
- Entity and Architecture are the textual descriptions of the circuit
- Signal assignment symbol <=</p>
- End code with;
- Identifiers: Signal names (I/O ports) and labels (entity and architecture names).
- **Not** case sensitive. No convention for spaces and indentation.
- **x** Label used in entity declaration must be used in architecture.
- × Precedence: NOT, AND, OR





Select RTL Project

When done entering data Click on Next>



Click Next



Click Next

#### SELECT BOARD AND LANGUAGE TYPE



#### **ALWAYS Check These**

- **Artix 7**
- XC7A100T
- CSG324
- VHDL

#### **Debugging Tip:**

The fields marked in yellow are not always populated with data specific to the boards in the lab.

If these are not correct you will have errors when you attempt to generate the I/O Map.

#### SELECT BOARD AND LANGUAGE TYPE



#### **ALWAYS Check These**

- Artix 7
- XC7A100T
- CSG324
- VHDL

#### Debugging Tip:

The fields marked in yellow are not always populated with data specific to the boards in the lab.

If these are not correct you will have errors when you attempt to generate the I/O Map.

Click on Next>

#### **COMPLETE THE PROJECT SETUP**



If things do not look right Click on <Back and re-enter data When done checking data Click on Finish

#### ADD DESIGN SOURCE

- 1. Select Design Source
- 2. Click the "+" sign



#### ADD DESIGN SOURCE

3. Make sure Add or create design sources



#### ADD DESIGN SOURCE

4. Either "Create File" for new file or "Add files" to add file in your project.



#### ADD NEW SOURCE

- 1. Right-click in the Design Panel (Upper left hand side of screen.)
- 2. Choose New Source from pop-up menu





When done entering data Click on Next>

#### ENTER SOURCE INFORMATION

- 1. Enter the entity name
- 2. Enter the architecture name
- 3. Enter the input names
- 4. Enter the output name



5. Update Direction to out for output

#### ADD VHDL CODE FOR 3-BIT AND GATE

```
19
    library IEEE;
20
    use IEEE.STD LOGIC 1164.ALL;
21
22
    entity AND 3 is
23
        Port ( A,B,C : in STD LOGIC;
24
               F : out STD LOGIC);
25
    end AND 3;
26
27
    architecture Boolean Function of AND 3 is
28
29
    begin
30
31
    F <= A and B and C;
32
33
    end Boolean Function;
34
```

Enter the logic function between the begin and end Boolean\_Function statements

#### Debugging tip:

The "assignment" VHDL deals with data flows so you need to be aware that

F<=A

Is not the same as

A <=F

The first statement says move values in A into F, where the second statement moves values from F into A

#### SYNTHESIZE TO CHECK CODE



bottom console panel,

If something failed the check, a message indicating the line number and a "hint" as to what failed.

Debugging Tip: Always fix the first item on the list first. Some of the other messages may have been a result of the first lines error,

#### **CREATE TEST BENCH**

- 1. Right-click in the Design Panel (Upper left hand side of screen.)
- 2. Choose New Source from pop-up menu





Debugging Tip: Do not name the test bench file exactly the same name as the module. You will over write the module and have to reenter it.

#### ASSOCIATE SOURCE FOR TEST BENCH

1. Select the module that the test bench is for.



When done selecting the file Click on Next>



#### COMBINATORIAL LOGIC HAS NO CLOCKS

```
55 -- No clocks detected in port list. Replace <clock> below with
56 -- appropriate port name
57
58 constant <clock> period : time := 10 ns;
```



1. Comment out the clock period line (line 58) in the Test Bench File using double dash as shown below

```
55 -- No clocks detected in port list. Replace <clock> below with
56 -- appropriate port name
57
58 -- constant <clock> period : time := 10 ns;
```

### 2. Highlight lines 71 to 77 and right click



3. Choose Comment from pop-up menu



#### CREATE THE STIMULUS

```
-- Stimulus process
80
       stim proc: process
81
       begin
82
           -- hold reset state for 100 ns.
83
          wait for 100 ns:
84
85
          wait for <clock> period*10;
86
87
           -- insert stimulus here
88
89
          wait:
90
       end process;
91
```

The test bench file is an automated test of your design. The software will simulate what happens when each line in the truth table is applied to the inputs. So you need to have worked out the truth table in advance.



Replace the text indicated above with the following representation of the truth table.

```
-- Stimulus process
80
81
       stim proc: process
       begin
82
83
             stimulus inputs
          A <= '0';
                       B <= '0';
                                    C <= '0';
                                                    wait for 100 ns:
84
          A <= '0';
                                                    wait for 100 ns:
85
          A <= '0';
                                                    wait for 100 ns:
86
                       B <= '1';
87
          A <= '0';
                                    C <= '1';
                                                    wait for 100 ns:
                                    C <= '0';
                                                    wait for 100 ns:
88
                                                    wait for 100 ns:
          A <= '1';
                                    C <= '1';
89
                                                    wait for 100 ns;
          A <= '1';
                       B <= '1';
                                    C <= '0';
90
          A <= '1';
                       B <= '1';
                                    C <= '1';
                                                    wait for 100 ns:
91
92
          A <= '0';
                       B <= '0';
                                    C <= '0';
                                                    wait:
93
       end process;
```

Note the wait times at the end of each line, this is how long the stimulus is active on the input pins of the FPGA chip.

#### RUN SIMULATION

1. Select the simulation mode radio button in the upper left hand panel

2. Select test bench file to be used by the simulation.

3. Expand the ISM Simulation dropdown menu



4. Select simulate behavioral model

#### VIEWING SIMULATION RESULTS

Use the picon to expand the view so that you can see the wave forms.



#### WAVEFORM AFTER EXPANDING VIEW



This is one way of checking whether the design works or not.

Debugging Tip: This is a good tool for spotting timing errors.

Please Close Simulation Window

## LAB 1 PROJECT A - NOT, AND, OR

- Create a new project. Name it Lab1A.
  - Write the VHDL that performs the NOT, AND, OR operations on two input values.
  - Input signals: A and B
  - Output signal: F\_NOT, F\_AND, F\_OR.
- 2. Create the truth table for these three operations.
- 3. Simulate the VHDL module. Make stimulus inputs count from 00 11, waiting 100 ns between each count.
- 4. Verify that your truth table corresponds with the simulation output.

## TRUTH TABLES FOR NOT, AND, OR GATES

| Inputs |   | Output |
|--------|---|--------|
|        | Α | F_NOT  |
| 1      | 0 | 1      |
| 2      | 1 | 0      |

| In | put | S | Output |
|----|-----|---|--------|
|    | Α   | В | F_AND  |
| 1  | 0   | 0 | 0      |
| 2  | 0   | 1 | 0      |
| 3  | 1   | 0 | 0      |
| 4  | 1   | 1 | 1      |

| In | put | S | Output |
|----|-----|---|--------|
|    | Α   | В | F_OR   |
| 1  | 0   | 0 | 0      |
| 2  | 0   | 1 | 1      |
| 3  | 1   | 0 | 1      |
| 4  | 1   | 1 | 1      |

# LAB 1 PROJECT B – NAND, NOR, XOR, XNOR, BUFFER

- Create a new project. Name it Lab1B.
  - Write the VHDL that performs the NAND, NOR, XOR, XNOR and Buffer operations on input values.
  - Input signals: A and B
  - Output signal: F\_NAND, F\_NOR, F\_XOR, F\_XNOR, F\_BUFF.
- 2. Create the truth table for these five operations.
- 3. Simulate the VHDL module. Make stimulus inputs count from 00 11, waiting 100 ns between each count.
- 4. Verify that your truth table corresponds with the simulation output.

#### **DEMORGAN LOGIC GATES**



#### LAB REPORT

- Cover page:
  - + Course Title
  - + Lab Number, Letter
  - + Team Names
- Project 1A:
  - + VHDL Module
  - + Schematic
  - + Truth Table
  - + Simulation Waveform
- Project 1B:
  - + VHDL Module
  - + Schematic
  - + Truth Table
  - + Simulation

- × Summary paragraph
  - + Work completed
  - + Any problems
  - + Helpful Hints
  - + Suggested Improvements